CY8CKIT-062-BLE BSP

group index

Overview

The PSoC 6 BLE Pioneer Kit is a low-cost hardware platform that enables design and debug of the PSoC 63 Line (CY8C6347BZI-BLD53).

../../../_images/board1.png

To use code from the BSP, simply include a reference to cybsp.h.

Features

Kit Features:

  • BLE v5.0

  • Serial memory interface

  • PDM-PCM digital microphone interface

  • Industry-leading CapSense

Kit Contents:

  • CY8CKIT-062-BLE evaluation board

  • E-Ink display shield with an ultra-low-power 2.7” E-ink display, thermistor, 6-axis motion sensor, and digital microphone

  • USB cable

BSP Configuration

The BSP has a few hooks that allow its behavior to be configured. Some of these items are enabled by default while others must be explicitly enabled. Items enabled by default are specified in the CY8CKIT-062-BLE.mk file. The items that are enabled can be changed by creating a custom BSP or by editing the application makefile.

Components:

  • Device specific category reference (e.g.: CAT1) - This component, enabled by default, pulls in any device specific code for this board.

  • BSP_DESIGN_MODUS - This component, enabled by default, causes the Configurator generated code for this specific BSP to be included. This should not be used at the same time as the CUSTOM_DESIGN_MODUS component.

  • CUSTOM_DESIGN_MODUS - This component, disabled by default, causes the Configurator generated code from the application to be included. This assumes that the application provides configurator generated code. This should not be used at the same time as the BSP_DESIGN_MODUS component.

Defines:

  • CYBSP_WIFI_CAPABLE - This define, disabled by default, causes the BSP to initialize the interface to an onboard wireless chip if it has one.

  • CY_USING_HAL - This define, enabled by default, specifies that the HAL is intended to be used by the application. This will cause the BSP to include the applicable header file and to initialize the system level drivers.

Clock Configuration

Clock

Source

Output Frequency

FLL

IMO

100.0 MHz

PLL

IMO

48.0 MHz

CLK_HF0

CLK_PATH0

100 MHz

Power Configuration

  • System Active Power Mode: LP

  • System Idle Power Mode: Deep Sleep

  • VDDA Voltage: 3300 mV

  • VDDD Voltage: 3300 mV

See the BSP Setttings for additional board specific configuration settings.

API Reference Manual

The CY8CKIT-062-BLE Board Support Package provides a set of APIs to configure, initialize and use the board resources.

See the BSP API Reference Manual for the complete list of the provided interfaces.

More information

© Cypress Semiconductor Corporation, 2019-2021.